



slides kindly provided by:

#### Tam Vu, Ph.D

Professor of Computer Science
Director, Mobile & Networked Systems Lab
Department of Computer Science
University of Colorado Boulder

#### CSCI 3753 Operating Systems Spring 2019

Christopher Godley
PhD Student
Department of Computer Science
University of Colorado Boulder









### Memory Hierarchy

 cache frequently accessed instructions and/or data in local memory that is faster but also more expensive

- Register < 1 cycle (16 B)</li>
- L1 = 1 cycle (~32 KB)
- L2 = 3 cycles (~512 kB)
- L3 = 10 cycles (2MB)
- RAM = 200 cycles (GB)
- Permanent storage:
  - Flash = 100k cycles (GB)
  - Disk =1M cycles (TB)
  - Network = 1B cycles (PB)



Bigger, Lower cost

#### General Cache Organization (S, E, B)

For L1 hardware caches, access must be fast, so organize as follows:





- In the previous figure, want newly active process P1 to execute in its own logical address space ranging from 0 to max
  - It shouldn't have to know exactly where in physical memory its code and data are located
  - This decouples the compiler from run-time execution
  - There needs to be a mapping from logical addresses to physical addresses at run time
    - memory management unit (MMU) takes care of this.

- MMU must do:
  - Address translation: translate logical addresses into physical addresses, i.e. map the logical address space into a physical address space
  - 2. Bounds checking: check if the requested memory address is within the upper and lower limits of the address space

#### One approach is:

- base register in hardware keeps track of lower limit of the physical address space
- limit register keeps track of size of logical address space
- upper limit of physical address space = base register + limit register



- base and limit registers provide hardware support for a simple MMU (Memory Management Unit)
  - memory access should not go out of bounds.
  - If out of bounds, then this is a segmentation fault so trap to the OS.
  - MMU will detect out-of-bounds memory access and notify OS by throwing an exception
- Only the OS can load the base and limit registers while in kernel/supervisor mode
  - these registers would be loaded as part of a context switch

MMU needs to check if physical memory access is out of bounds



#### Loading Tasks into Memory

- Using contiguous memory to hold task
- Task is stored as Code and Data on disk
- Task contains Code, Data, Stack, and Heap in memory
- Multiple tasks can be loaded in memory at the same time
- Kernel is responsible for protecting task memory from other tasks
  - Memory Management Unit(MMU) is used to validate all addresses.
  - Each task needs a base and limit register
  - Context switch must save/restore these address registers



- Address Binding at Compile Time:
  - If you know in advance where in physical memory a process will be placed, then compile your code with absolute physical addresses
  - Example: LOAD MEM\_ADDR\_X, reg1
     STORE MEM\_ADDR\_Y, reg2

MEM\_ADDR\_X and MEM\_ADDR\_Y are hardwired by the compiler as absolute physical addresses

- Address Binding at Load Time
  - Code is first compiled in relocatable format.
  - Replace logical addresses in code with physical addresses during loading
  - Example: LOAD MEM\_ADDR\_X, reg1
     STORE MEM\_ADDR\_Y, reg2

At load time, the loader replaces all occurrences in the code of MEM\_ADDR\_X and MEM\_ADDR\_Y with (base+MEM\_ADDR\_X) and (base+MEM\_ADDR\_Y).

 Once the binary has been thus changed, it is not really portable to any other area of memory, hence load time bound processes are not suitable for swapping (see later slides)

- Address Binding at Run Time (most modern OS's do this)
  - Code is first compiled in relocatable format as if executing in its own logical/virtual address space.
  - As each instruction is executed, i.e. at run time, the MMU relocates the logical address to a physical address using hardware support such as base/relocation registers.
  - Example: LOAD MEM\_ADDR\_X, reg1
     MEM\_ADDR\_X is compiled as a logical address, and implicitly the hardware MMU will translate it to base+MEM\_ADDR\_X when the instruction executes

- MMU needs to perform run-time mapping of logical/virtual addresses to physical addresses
  - For run-time address binding,
    - each logical address is relocated or translated by MMU to a physical address that is used to access main memory/RAM
    - thus the application program never sees the actual physical memory it just presents a logical address to MMU



- Let's combine the MMU's two tasks (bounds checking, and memory mapping) into one figure
  - since logical addresses can't be negative, then lower bound check is unnecessary - just check the upper bound by comparing to the limit register
  - Also, by checking the limit first, no need to do relocation if out of bounds



#### Run Time Binding with Static Linking

- Advantages of static linking:
  - Applications have access to the same library code even if it has changed recently
  - Can move to machines without the library
  - Self contained processes



#### Run Time Binding

- Statically linked executable
  - Logical addresses are translated instruction by instruction into physical addresses at run time, and the entire executable has all the code it needs at compile time through static linking
  - Once a function is statically linked, it is embedded in the code and can't be changed except through recompilation
    - Your code can contain outdated functions that don't have the latest bug fixes, performance optimizations, and/or feature enhancements

# Run Time Binding with Dynamic Linking

- Advantages of dynamic linking:
  - Applications have access to the latest code at run-time, e.g. most recent patched dlls,
  - Smaller size stubs stay stubs unless activated
  - Can have only one copy of the code that is shared among all applications
    - We'll see later how code is shared between address spaces using page tables







# Swapping, Fragmentation, and Segmentation

Swapping

RAM

OS

When OS scheduler selects process P2, dispatcher checks if P2 is in memory.

If not, there is not enough free memory, then swap out some process P<sub>k</sub>, to make room



#### Swapping

 If run time binding is used, then a process can be easily swapped back into a different area of memory.

 If compile time or load time binding is used, then process swapping will become very complicated and slow basically undesirable

#### **Swapping Difficulties**

- Context-switch time of swapping is very slow
  - Disks take on the order of 10s-100s of ms per access
  - When adding the size of the process to transfer, then transfer time can take seconds
  - Ideally hide this latency by having other processes to run while swap is taking place behind the scenes,
    - e.g. in RR, swap out the just-run process, and have enough processes in round robin to run before swap-in completes & newly swapped-in process is ready to run
  - can't always hide this latency if in-memory processes are blocked on I/O
  - avoids swapping unless the memory usage exceeds a threshold

#### **Swapping Difficulties**

- swapping of processes that are blocked or waiting on I/O becomes complicated
  - one rule is to simply avoid swapping processes with pending I/O
- fragmentation of main memory becomes a big issue
  - can also get fragmentation of backing store disk
- Modern OS's swap portions of processes in conjunction with virtual memory and demand paging

#### **Memory Allocation**

as processes arrive, they're allocated a space in main memory RAM

#### Allocation Strategies:

- best fit find the smallest chunk that is big enough
  - This results in more and more fragmentation
- worst fit find the largest chunk that is big enough
  - this leaves the largest contiguous unallocated chunk for the next process
- first fit find the 1<sup>st</sup> chunk that is big enough
  - This tends to fragment memory near the beginning of the list
- next fit view fragments as forming a circular buffer
  - find the 1<sup>st</sup> chunk that is big enough after the most recently chosen fragment



Memory Allocation RAM

 over time, processes leave, and memory is deallocated

results in fragmentation of memory

P4

- There are many small ch non-contiguous unallocat memory between allocated processes in memory
- for the next process,
  - OS must find a large enough unallocated chunk in fragmented memory
  - May have enough memory, but not contiguous to allow a process to load

| OS          |
|-------------|
| unallocated |
| P1          |
| unallocated |
| P3          |
| unallocated |

# Fragmentation Problem RAM

- This results in external fragmentation of main memory
  - There are many small chunks of non-contiguous unallocated memory between allocated processes in memory
- OS must find a large enough unallocated chunk in fragmented memory that a process will fit into
- De-fragmentation/Compaction
  - Algorithms for recombining contiguous segments is used, but memory still gets fragmented
  - Moving memory is expensive

OS unallocated P1 **P**3 unallocated

# Instead of one big address space break it up into smaller segments



### Segmentation



## Segmentation of Memory



### Segmentation of Memory



Segmentation allows physical address of a process to be non-contiguous

#### Example



Segmentation allows physical address of a process to be non-contiguous

#### Better Solution to Reduce Fragmentation







## Avoiding External Fragmentation

- Over time, repeated allocation and deallocation will cause many small chunks of non-contiguous unallocated memory to form between allocated processes in memory
- Resulting in external fragmentation
- OS must swap out current processes to create a large enough contiguous unallocated memory
- Could use de-fragmentation, but it is costly to move memory.



- A better solution to external fragmentation is to divide the logical address space into fixed-size pages
- We can also break main memory into fixed-sized frames
- Each page can be located in any frame

Logical Address Space

page 0
page 1
page 2
page 3
page 4



OS maintains a page table for each process

 Given a logical address, MMU finds its logical page, then looks up physical frame in page table.

#### Logical Address Space

| page 0 |
|--------|
| page 1 |
| page 2 |
| page 3 |
| page 4 |

#### **Page Table**

| Logical<br>page | Physical frame |
|-----------------|----------------|
| 0               | 1              |
| 1               | 4              |
| 2               | 3              |
| 3               | 7              |
| 4               | 0              |



RAM

frame

could be allocated to a new process P2

#### Logical Address Space

page 0

page 1

page 2

page 3

page 4

- User's view of memory is still as one contiguous block of logical address space
  - MMU performs run-time mapping of each logical address to a physical address using the page table
- Typical page size is 4-8 KB
  - Example: a 4 GB 32-bit address space with 4 KB/page (2<sup>12</sup>)

 $=> 2^{32}/2^{12} = 1$  million entries in page table

 Your page table would need to be >= 20 bits/ table entry (~1 MB per process)

Address Space

No external fragmentation

page 0

4096

page 1

- But we do get some internal fragmentation
  - example: suppose my process is size
     4001 B, and each page size is 4 KB (4096 B)
    - then I have to allocate two pages = 8 KB,
    - 3999 B of 2nd page is wasted due to fragmentation that is internal to a page
- OS also has to maintain a frame table/pool that keeps track of what physical memory frames are free

8192

 Conceptually, every logical/virtual address can now be divided into two parts:

- most significant bits = logical page # I,
  - Equals the virtual address / page size
  - used to index into page table to retrieve the corresponding physical frame f
- least significant bits = page offset d



logical





| page number | page offset |
|-------------|-------------|
| p           | d           |
| m-n         | n           |

Size of the logical address space is 2<sup>m</sup>

Size of each page is 2<sup>n</sup>



Implementing a page table:



- option #1: use dedicated bank of hardware registers or memory to store the page table
  - fast per-instruction translation
  - slow per context switch entire page table has to be reloaded for the new process
  - limited by cost (expensive hardware) to being too small some page tables can be large, e.g. 1 million entries – too expensive

#### Implementing a page table



- option #2: store the page table in main memory
  - keep a pointer to the page table in a special CPU register called the Page Table Base Register (PTBR)
  - can accommodate fairly large page tables
  - fast context switch only reload the PTBR!
  - slow per-instruction translation, because each instruction fetch requires two steps memory access:
    - finding the page table in memory and indexing to the appropriate spot to retrieve the physical frame # f
    - retrieving the instruction from physical memory frame f



- Slow per-instruction translation, because each instruction fetch requires two steps:
  - 1. Finding the page table in memory and indexing to the appropriate spot to retrieve the physical frame # f



**RAM** 

#### Implementing a page table

- Option #3: cache a subset of page table mappings/entries in a small set of CPU buffers called Translation-Look-aside Buffers (TLBs)
  - Fast solution to option #2's slow two-step memory access
  - Several TLB caching policies:
    - Cache the most popular or Most frequently referenced pages in TLB
    - Cache the most recently used pages



Return fetched code/data @ offset d inside page f

- Summarize steps depicted in the graph on the last slide
- MMU in CPU first looks in TLB's to find a match for a given logical address
  - if match found, then quickly call main memory with physical address frame f (plus offset d)
    - this is called a TLB hit
    - TLB as implemented in hardware does a fast parallel match of the input page to all stored values in the cache - about 10% overhead in speed

(continued from previous slide)

- 2. if no match found, then this is a *TLB miss* 
  - a) go through regular two-step lookup procedure: go to main memory to find page table and index into it to retrieve frame #f, then retrieve what's stored at address <f,d> in physical memory
  - b) Update TLB cache with the new entry from the page table
    - if cache full, then implement a cache replacement strategy, e.g. Least Recently Used (LRU) - we'll see this later
- Goal is to maximize TLB hits and minimize TLB misses

- On a context switch, the TLB entries would typically have to all be invalidated/completely flushed
  - since different processes have different page tables
  - E.g. x86 behavior behaves likes this
- An alternative is to include process IDs in TLB
  - at the additional cost of hardware and an additional comparison per lookup
  - Only TLB entries with a process ID matching the current task are considered valid
  - E.g. DEC RISC Alpha CPU

- Another option: prevent frequently used pages from being automatically invalidated in the TLBs on a task switch
  - In Intel Pentium Pro, use the page global enable (PGE) flag in the register CR4 and the global (G) flag of a page-directory or page-table entry
- ARM allows flushing of individual entries from the TLB indexed by virtual address

- How does MMU interact with L1 or L2 data or instruction caches?
  - It depends on whether the items in a cache are indexed as virtual or physical (for look up purposes)
- L1/L2 data/instruction caches can store their information and be indexed by either virtual or physical addresses
  - If physical, then MMU must first convert virtual to physical, before the cache can be consulted – this is slow, but each entry is uniquely identifiable by its physical address
  - If virtual, then cache can be consulted quickly to see if there's a hit without invoking the MMU (if miss, then MMU must still be invoked...)

Paging with TLB and L1/L2 Caching



- A virtually indexed L1/L2 data/instruction caches introduces some problems:
  - Homonym problem: when a new process is switched in, it may use the same virtual address V as the previous process.
    - The cache that indexes just by virtual address V will return the wrong information (cached information from the prior process).

- Some solutions to the homonym problem:
  - Flush the cache on each context switch
    - process gets entire cache to itself, but have to rebuild cache
  - Add an address space id (process id) to each entry of the cache
    - so only data/instructions for the right process are returned for a given virtual address V
    - requires hardware support and an extra comparison
    - reduces available cache space for each process, since it has to be shared
  - Each process uses non-overlapping virtual addresses in its address space
    - unlikely, violates model that each process is compiled & executes independently in its own address space [0,MAX]

- In practice,
  - Most L1 caches are virtually indexed fast
  - Most L2 caches are physically indexed
    - Each entry is unique
    - No collisions
    - This is good for code/data from shared library pages, i.e. if multiple processes share the same code/data, then it just has to be stored once in cache
  - The virtually indexed cache is essentially a small L1 cache, and the physically indexed cache is a much larger L2 cache.

Paging with TLB and L1/L2 Caching

